by

## GEORGE AYIOTIS

Project Report

submitted to

the Department of Electrical Engineering

of the Higher Technical Institute

Nicosia Cyprus

in partial fulfillment of the requirements

for the diploma of

TECHNICIAN ENGINEER

in

ELECTRICAL ENGINEERING

June 1990



| HICHER    | PROJECT NO |
|-----------|------------|
| TECHNICHL | 1 CIIM     |
| INSTITUTE | 1641       |

## <u>SUMMARY</u>

## EPROM BASED COMBINATION LOCK

The purpose of the project is to provide an electronic lock which can be used for many purposes. The user will be called upon to input a code which will open a lock, if it is the right one, or set an alarm if he misses.

This lock is based on an EPROM which in this case will be used as an encoder and following further electronic manipulations a lock will be openned by a relay, provided the correct code is present. The user will be given three (3) chances to find the correct code and hence open the lock otherwise the alarm will be set which can only be reset through internal circuitry where the user will have no access.

Through this project one can see an applicable "alarm system " for multipurposes in everyday life.

THE AUTHOR

GEORGE AYIOTIS

## **CONTENTS**

|                                                  | PAGE                 |
|--------------------------------------------------|----------------------|
| TITLE<br>ACKNOWLEDGEMENTS<br>SUMMARY<br>CONTENTS | i<br>ii<br>iii<br>iv |
| CHAPTER 1                                        |                      |
| INTRODUCTION                                     | 1                    |

| CHAPTER 2 ( | BLOCK | DIAGRAM )                   | 3 |
|-------------|-------|-----------------------------|---|
| PA          | RT 1  | (INPUT SECTION)             | 4 |
| PA          | RT 2  | (ENCODER AND LOGIC SECTION) | 6 |
| РА          | RT 3  | (LOCK OUTPUT)               | 8 |
| PA          | RT 4  | (ALARM SECTION)             | 9 |

| CHAPTER 3 | 3 ( CIRCUIT DIAGRAM )              |    |
|-----------|------------------------------------|----|
|           | PART 1 (INPUT SECTION)             | 14 |
|           | PART 2 (ENCODER AND LOGIC SECTION) | 18 |
|           | PART 3 (LOCK OUTPUT)               | 23 |
|           | PART 4 (ALARM SECTION)             | 27 |

| CHAPTER | 4 |  |      |  |
|---------|---|--|------|--|
|         |   |  | <br> |  |

APPENDICES

39

page iv