# DEVELOPMENT OF A REACTIVE POWER GENERATION SYSTEM (A NEW CONCEPT)

by

# **MARIA FRANGOUDI**

**Project Report Submitted** 

To the Department of

**Electrical Engineering of** 

The

**Higher Technical Institute** 

Nicosia - Cyprus

in partial fulfilment of

the requirements for the

diploma of

### **TECHNICIAN ENGINEER**

in

#### ELECTRICAL ENGINEERING

JUNE 1993

2153

# AKCNOWLEDGEMENTS

I would like to thank my supervisor Dr. Christos Marouhos, for his substantial assistance and support. Also, I want to express my appreciation to Mr. Soteris Hadjioannou, for his valuable help with the software of the project and all the people that have expressed their suggestions and ideas.

#### SUMMARY

Electric loads are known to operate at lagging power factor. Generally there are the power a.c motors both single phase and three phase.

The purpose of this project is to construct a system that could be used in industry for power factor correction and generally for generation of reactive power.

The constructed reactive power generator is based on the rather novel switched-capacitor technique. This new technique was developed at Brunel University where a whole family of switched capacitor circuits had evolved. The circuit presented is one of many (ref.8) where one solid state switch is operating at twice the power frequency at a variable duty cycle. The fact that only one solid switch and a single capacitor is used makes this system to differ from existing ones used in industry. They use a series of capacitor banks that are connected in parallel to the load according to the demand for reactive power.

Of course a lot of work must be done until we can say that the constructed reactive power generator is ready for application. Some parts of the project can be modified or improved and also other solutions may be given.

# CONTENTS

## INTRODUCTION

| CHAPTER 1                         | L |
|-----------------------------------|---|
| 1. SOFTWARE                       | Ļ |
| 1.1 Introduction                  | Ļ |
| 1.2 Ports Allocation 10           | ) |
| 1.3 Explanation of the program    | 2 |
| 1.4 Calculation of Time Delays 17 | 7 |
| CHAPTER 2                         | ) |
| 2. HARDWARE                       | ) |
| 2.1 Zero Crossing Detector        | ) |
| 2.2 MOSFET Driver                 | 7 |
| 2.3 Power Switch 31               | l |
| CHAPTER 3                         | 3 |
| 3. OPERATION AND RESULTS 43       | 3 |
| 3.1 Introduction 43               | 3 |
| 3.2 Operation                     | 5 |
| 3.3 Results 48                    | 3 |
| CONCLUSION AND DISCUSSION 55      | 5 |
| REFERENCES                        | 3 |
| Appendix 1 (for Software)         |   |

Appendix 2 (for hardware)